e-ISSN : 0975-4024 p-ISSN : 2319-8613   
CODEN : IJETIY    

International Journal of Engineering and Technology

Home
IJET Topics
Call for Papers 2021
Author Guidelines
Special Issue
Current Issue
Articles in Press
Archives
Editorial Board
Reviewer List
Publication Ethics and Malpractice statement
Authors Publication Ethics
Policy of screening for plagiarism
Open Access Statement
Terms and Conditions
Contact Us

ABSTRACT

ISSN: 0975-4024

Title : Low Power CMOS Digitally Controlled Oscillator
Authors : Manoj Kumar, Sandeep K. Arya, Sujata Pandey, Timsi
Keywords : CMOS, current controlled oscillator (CCO), digitally controlled oscillator (DCO), phase locked loop (PLL), voltage controlled oscillator (VCO).
Issue Date : Aug 2010
Abstract :
Here, two new designs of CMOS digitally controlled oscillators (DCO) for low power application have been proposed. First design has been implemented with one driving strength controlled delay cell and with two NAND gates used as inverters. The second design with one delay cell and by two NOR gates is presented. The proposed circuits have been simulated in spice with 0.35 μm (micrometer) technology at supply voltage of 3.3V. The first design shows 35-40% reduction in power consumption and second design shows 37.5-41.8% power saving as compared to conventional DCO. The frequency range of first and second design varies [3.1316-3.1085] GHz and [3.8112 – 3.7867] GHz respectively with the variation in control word from '000000' to '000001'. Power consumption of first and second design varies [640.3845 - 700.2977] μW and [617.6616 -6 77.3996] μW respectively.
Page(s) : 240-244
ISSN : 0975-4024
Source : Vol. 2, No.4